Proceedings of the ACEP Workshop - Borowice (1992)
A working party has been assembled, comprising academics from the six original participating institutions in JEP 0449, to suggest the curriculum for a course in "ASIC Design, CAD Tools and Methodology" at the Polish institutions of Wroclaw Technical University and Zielona Gora Higher College of Education. ; The working party has identified the time that is available for the course at each of the institutions, assumed to be about. 120 hours total, and has recommended lecture content and practical activities. The four sections of lectured material are "Digital System Design", "ASIC Implementation Styles", "Computer-Aided Design" and "Testing". ; Initially, practical activities are to concentrate on programmable devices including conventional Programmable Logic Devices (PLD) for simple exercises and, to mimic as closely as possible the environment of a conventional mask-programmable gate array, Xilinx Logic Cell Arrays (LCA) for more demanding projects. Exercises are to include schematic capture and hardware description languages (including VHDL), logic simulation, layout, implementation and testing of designs.
Zielona Góra: Uniwersytet Zielonogórski
AMCS, volume 3, number 1 (1993) ; click here to follow the link
Biblioteka Uniwersytetu Zielonogórskiego
Sep 1, 2021
Jul 6, 2020
70
https://zbc.uz.zgora.pl/publication/63805
Edition name | Date |
---|---|
Working Party 1: ASIC design, CAD tools & methodology | Sep 1, 2021 |
Srisuchinwong, Banlue Thanailakis, Antonios Hicks, Peter J. York, Trevor A. Tsalides, Ph. Caban, Dariusz - red.
Beliczyński, Bartłomiej - red.
Krasoń, Ewa Kaczorek, Tadeusz - ed.
Trzaska, Zdzisław W. Kaczorek, Tadeusz - ed.
Xu, Li Saito, Osami Abe, Kenichi Kaczorek, Tadeusz - ed.
Young, K. David Yu, Xinghuo - red.
Xu, Jian-Xin Song, Yanbin Yu, Xinghuo - red.
Stotsky, Alexander A. Hedrick, J. Karl Yip, P.P. Yu, Xinghuo - red.