Srisuchinwong, Banlue ; Thanailakis, Antonios ; Hicks, Peter J. ; York, Trevor A. ; Tsalides, Ph.
Proceedings of the ACEP Workshop - Borowice (1992)
Cellular Automata (CA) and their natural affinity for VLSI are discussed. Group behaviour of CA is related to that for modulo-arithmetic units and this leads to an architecture for modulo multiplication. Implementation of a mod-127 multiplier using two techniques, full custom CMOS design and Xilinx programmable gate arrays is described. The principle of operation is based on two identical 12x12, null-bounded, CA each having semi-group order 126. ; In practice, implementation utilises the data compression capabilities to reduce the area required by these arrays by about 90%. This is achieved by using triangular CA, each comprising 15 cells that have appropriately chosen initial boundary conditions. Encoding and decoding is performed on-chip and the complexity of this task is significantly reduced by observing only critical cells. Performance and area requirements for this modest function are revealed such that predictions can then be made for more substantial units.
Zielona Góra: Uniwersytet Zielonogórski
AMCS, volume 3, number 1 (1993) ; click here to follow the link
Biblioteka Uniwersytetu Zielonogórskiego
Sep 1, 2021
Jul 6, 2020
86
https://zbc.uz.zgora.pl/publication/63820
Edition name | Date |
---|---|
VLSI implementation of cellular automata: Modulo-arithmetic units | Sep 1, 2021 |
York, Trevor A. Caban, Dariusz - red.
Syarnsuddin, E.Y. Hicks, Peter J. Caban, Dariusz - red.
Beliczyński, Bartłomiej - red.
Krasoń, Ewa Kaczorek, Tadeusz - ed.
Trzaska, Zdzisław W. Kaczorek, Tadeusz - ed.
Xu, Li Saito, Osami Abe, Kenichi Kaczorek, Tadeusz - ed.
Young, K. David Yu, Xinghuo - red.